044 209 91 25 079 869 90 44
Notepad
The notepad is empty.
The basket is empty.
Free shipping possible
Free shipping possible
Please wait - the print view of the page is being prepared.
The print dialogue opens as soon as the page has been completely loaded.
If the print preview is incomplete, please close it and select "Print again".

Logic Synthesis for Finite State Machines Based on Linear Chains of States

Foundations, Recent Developments and Challenges
BookHardcover
Ranking86747inTechnik
CHF137.00

Description

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units
More descriptions

Details

ISBN/GTIN978-3-319-59836-9
Product TypeBook
BindingHardcover
Publishing date06/07/2017
Edition1st ed. 2018
Series no.113
Pages236 pages
LanguageEnglish
SizeWidth 160 mm, Height 241 mm, Thickness 19 mm
Weight524 g
Article no.20936237
Publisher's article no.978-3-319-59836-9
CatalogsBuchzentrum
Data source no.22964760
Product groupTechnik
More details

Series

Author